## High-Speed Digital Isolators

## ADuM1100AR/ADuM1100BR*

## FEATURES

High Data Rate: DC - 100 Mbps (NRZ)
Compatible with 3.3 V/3.3 V or 5.0 V/5.0 V Operation
Low-Power Operation
5 V Operation:
1.0 mA Max @ 1 Mbps
4.5 mA Max @ 25 Mbps
16.8 mA Max @ 100 Mbps
3.3 V Operation:
0.4 mA Max @ 1 Mbps
3.5 mA Max @ 25 Mbps
7.1 mA Max @ 50 Mbps

Small Footprint: Standard 8-Lead SO Package
High Common-Mode Transient Immunity: >25 kV/ $\boldsymbol{\mu s}$
Safety and Regulatory Approvals
UL Recognized
2500 V RMS for 1 Min per UL 1577
CSA Component Acceptance Notice \#5A
VDE 0884
$\mathrm{V}_{\text {IORM }}=560 \mathrm{~V}_{\text {PEAK }}$
APPLICATIONS
Digital Fieldbus Isolation
Opto-Isolator Replacement
Computer-Peripheral Interface
Microprocessor System Interface
General Instrumentation and Data Acquisition
Applications

## DESCRIPTION

The ADuM1100AR and ADuM1100BR are digital isolators based on Analog Devices' $i$ Coupler ${ }^{\text {TM }}$ technology. Combining highspeed CMOS and monolithic air core transformer technology, these isolation components provide outstanding performance characteristics superior to alternatives such as optocoupler devices.
Configured as pin-compatible replacements for existing highspeed optocouplers, the ADuM1100AR and ADuM1100BR support data rates as high as 25 Mbps and 100 Mbps , respectively.
Both the ADuM1100AR and ADuM1100BR operate at either 3.3 V or 5 V supply voltages, boast propagation delay of $<18 \mathrm{~ns}$ and edge asymmetry of $<2 \mathrm{~ns}$ (at 5 V operation). They operate at very low power, less than 0.9 mA of quiescent current (sum of both sides), and a dynamic current of less then $160 \mu \mathrm{~A}$ per Mbps of data rate. Unlike common transformer implementations, the ADuM1100AR/ADuM1100BR provides dc correctness with a patented refresh feature that continuously updates the output signal.

## FUNCTIONAL BLOCK DIAGRAM



[^0]REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
www.analog.com
Fax: 781/326-8703
© Analog Devices, Inc., 2001

## ADuM1100AR/ADuM1100BR-SPECIFICATIONS

ELECTRICAL SPECIFICATIONS, 5 V OPERATION ${ }^{1}$
(4.5 V $\leq \mathrm{V}_{\mathrm{DD} 1} \leq 5.5 \mathrm{~V}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 5.5 \mathrm{~V}$. All Min/Max specifications apply over the entire recommended operation
range unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=5 \mathrm{~V}$.)

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC SPECIFICATIONS |  |  |  |  |  |  |
| Input Supply Current | $\mathrm{I}_{\mathrm{DD} 1(\mathrm{Q})}$ |  | 0.3 | 0.8 | mA | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD} 1}$ |
| Output Supply Current | $\mathrm{I}_{\mathrm{DD} 2 \text { (Q) }}$ |  | 0.01 | 0.06 | mA | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD} 1}$ |
| Input Supply Current ( 25 Mbps ) (See TPC 1.) | $\mathrm{I}_{\mathrm{DD} 1(25)}$ |  | 2.2 | 3.5 | mA | 12.5 MHz Logic Signal Frequency |
| Output Supply Current ${ }^{2}(25 \mathrm{Mbps})$ (See TPC 2.) | $\mathrm{I}_{\mathrm{DD} 2(25)}$ |  | 0.5 | 1.0 | mA | 12.5 MHz Logic Signal Frequency |
| Input Supply Current ( 100 Mbps ) (See TPC 1.) | $\mathrm{I}_{\mathrm{DD1}(100)}$ |  | 9.0 | 14 | mA | 50 MHz Logic Signal Frequency, ADuM1100B Only |
| Output Supply Current ${ }^{2}$ ( 100 Mbps ) (See TPC 2.) | $\mathrm{I}_{\mathrm{DD} 2(100)}$ |  | 2.0 | 2.8 | mA | 50 MHz Logic Signal Frequency, ADuM1100B Only |
| Input Current | $\mathrm{I}_{\mathrm{I}}$ | -10 | 0.01 | +10 | $\mu \mathrm{A}$ | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {DD } 1}$ |
| Logic High Output Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD} 2}-0.1 \\ & \mathrm{~V}_{\mathrm{DD} 2}-0.8 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 4.6 \end{aligned}$ |  | V | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=-20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{O}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |
| Logic Low Output Voltage | $\mathrm{V}_{\text {OL }}$ |  | 0.0 | 0.1 | V | $\mathrm{I}_{\mathrm{O}}=20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IL}}$ |
|  |  |  | 0.03 | 0.1 | V | $\mathrm{I}_{\mathrm{O}}=400 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\text {IL }}$ |
|  |  |  | 0.3 | 0.8 | V | $\mathrm{I}_{\mathrm{O}}=4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IL}}$ |
| SWITCHING SPECIFICATIONS |  |  |  |  |  |  |
| For ADuM1100A |  |  |  |  |  |  |
| Minimum Pulsewidth ${ }^{3}$ | PW |  |  | 40 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Maximum Data Rate ${ }^{4}$ |  | 25 |  |  | Mbps | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| For ADuM1100B |  |  |  |  |  |  |
| Minimum Pulsewidth ${ }^{3}$ | PW |  | 6.7 | 10 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Maximum Data Rate ${ }^{4}$ |  | 100 | 150 |  | Mbps | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| For ADuM1100A and ADuM1100B |  |  |  |  |  |  |
| Propagation Delay Time to Logic Low Output ${ }^{5,6}$ (See TPC 3.) | $\mathrm{t}_{\text {PHL }}$ |  | 10.5 | 18 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{CMOS}$ Signal Levels |
| Propagation Delay Time to Logic High Output ${ }^{5,6}$ (See TPC 3.) | $\mathrm{t}_{\text {PLH }}$ |  | 10.5 | 18 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{CMOS}$ Signal Levels |
| Pulsewidth Distortion $\left\|t_{\text {PLH }}-t_{\text {PHL }}\right\|^{6}$ Change Versus Temperature ${ }^{7}$ | PWD |  | $\begin{aligned} & 0.5 \\ & 3 \end{aligned}$ | 2 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{ps} /{ }^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Propagation Delay Skew (Equal Temperature) ${ }^{6,8}$ | $\mathrm{t}_{\text {PSK1 }}$ |  |  | 8 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Propagation Delay Skew <br> (Equal Temperature, Supplies) ${ }^{6,8}$ | $\mathrm{t}_{\text {PSK2 }}$ |  |  | 6 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{CMOS}$ Signal Levels |
| Output Rise Time (10\%-90\%) | $\mathrm{t}_{\mathrm{R}}$ |  | 3 |  | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Output Fall Time ( $90 \%-10 \%$ ) | $\mathrm{t}_{\mathrm{F}}$ |  | 3 |  | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Common-Mode Transient Immunity at Logic High Output ${ }^{9}$ | $\left\|\mathrm{CM}_{\mathrm{H}}\right\|$ | 25 | 35 |  | kV/ $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { Transient Magnitude }=800 \mathrm{~V} \end{aligned}$ |
| Common-Mode Transient Immunity at Logic Low Output ${ }^{9}$ | $\mid \mathrm{CM}_{\mathrm{L}}$ \| | 25 | 35 |  | kV/ $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=0, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { Transient Magnitude }=800 \mathrm{~V} \end{aligned}$ |
| Input Dynamic Power Dissipation Capacitance ${ }^{10}$ | $\mathrm{C}_{\text {PD1 }}$ |  | 35 |  | pF |  |
| Output Dynamic Power Dissipation Capacitance ${ }^{10}$ | $\mathrm{C}_{\mathrm{PD} 2}$ |  | 8 |  | pF |  |

ELECTRICAL SPECIFICATIONS, 3.3 V OPERATION
(3.0 V $\leq \mathrm{V}_{\mathrm{DD} 1} \leq 3.6 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 3.6 \mathrm{~V}$. All Min/Max specifications apply over the entire recommended operation
range unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD1}}=\mathrm{V}_{\mathrm{DD} 2}=3.3 \mathrm{~V}$.)

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC SPECIFICATIONS |  |  |  |  |  |  |
| Input Supply Current | $\mathrm{I}_{\mathrm{DD1}(\mathrm{Q})}$ |  | 0.1 | 0.3 | mA | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD} 1}$ |
| Output Supply Current | $\mathrm{I}_{\mathrm{DD} 2 \text { (Q) }}$ |  | 0.005 | 0.04 | mA | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD} 1}$ |
| Input Supply Current ( 25 Mbps ) (See TPC 1.) | $\mathrm{I}_{\mathrm{DD1}(25)}$ |  | 2.0 | 2.8 | mA | 12.5 MHz Logic Signal Frequency |
| Output Supply Current ${ }^{2}$ ( 25 Mbps ) (See TPC 2.) | $\mathrm{I}_{\mathrm{DD} 2(25)}$ |  | 0.3 | 0.7 | mA | 12.5 MHz Logic Signal Frequency |
| Input Supply Current ( 50 Mbps ) (See TPC 1.) | $\mathrm{I}_{\mathrm{DD1}(50)}$ |  | 4.0 | 6.0 | mA | 25 MHz Logic Signal Frequency, ADuM1100B Only |
| Output Supply Current ${ }^{2}$ ( 50 Mbps ) (See TPC 2.) | $\mathrm{I}_{\mathrm{DD} 2(50)}$ |  | 1.2 | 1.6 | mA | 25 MHz Logic Signal Frequency, ADuM1100B Only |
| Input Current | $\mathrm{I}_{\mathrm{I}}$ | -10 | 0.01 | +10 | $\mu \mathrm{A}$ | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {DD1 }}$ |
| Logic High Output Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD} 2}-0.1 \\ & \mathrm{~V}_{\mathrm{DD} 2}-0.5 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 3.0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=-20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{O}}=-2.5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |
| Logic Low Output Voltage | $\mathrm{V}_{\text {OL }}$ |  | 0.0 | 0.1 | V | $\mathrm{I}_{\mathrm{O}}=20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\text {IL }}$ |
|  |  |  | 0.04 | 0.1 | V | $\mathrm{I}_{\mathrm{O}}=400 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\text {IL }}$ |
|  |  |  | 0.3 | 0.4 | V | $\mathrm{I}_{\mathrm{O}}=2.5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IL}}$ |
| SWITCHING SPECIFICATIONS |  |  |  |  |  |  |
| For ADuM1100A |  |  |  |  |  |  |
| Minimum Pulsewidth ${ }^{3}$ | PW |  |  | 40 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Maximum Data Rate ${ }^{4}$ |  | 25 |  |  | Mbps | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| For ADuM1100B |  |  |  |  |  |  |
| Minimum Pulsewidth ${ }^{3}$ | PW |  | 10 | 20 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{CMOS}$ Signal Levels |
| Maximum Data Rate ${ }^{4}$ |  | 50 | 100 |  | Mbps | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| For ADuM1100A and ADuM1100B |  |  |  |  |  |  |
| Propagation Delay Time to Logic Low Output ${ }^{5,6}$ (See TPC 4.) | $\mathrm{t}_{\text {PHL }}$ |  | 14.5 | 28 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{CMOS}$ Signal Levels |
| Propagation Delay Time to Logic High Output ${ }^{5,6}$ (See TPC 4.) | $\mathrm{t}_{\text {PLH }}$ |  | 15.0 | 28 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{CMOS}$ Signal Levels |
| Pulsewidth Distortion $\left\|\mathrm{t}_{\text {PLH }}-\mathrm{t}_{\text {PHL }}\right\|^{6}$ Change Versus Temperature ${ }^{7}$ | PWD |  | $\begin{aligned} & 1.5 \\ & 10 \end{aligned}$ | 5 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{ps} /{ }^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Propagation Delay Skew <br> (Equal Temperature) ${ }^{6,8}$ | $\mathrm{t}_{\text {PSK1 }}$ |  |  | 15 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Propagation Delay Skew <br> (Equal Temperature, Supplies) ${ }^{6,8}$ | $t_{\text {PSK2 }}$ |  |  | 12 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{CMOS}$ Signal Levels |
| Output Rise Time ( $10 \%-90 \%$ ) | $\mathrm{t}_{\mathrm{R}}$ |  | 3 |  | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{CMOS}$ Signal Levels |
| Output Fall Time ( $90 \%-10 \%$ ) | $\mathrm{t}_{\mathrm{F}}$ |  | 3 |  | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, CMOS Signal Levels |
| Common-Mode Transient Immunity at Logic High Output ${ }^{9}$ | CM ${ }_{\text {H }} \mid$ | 15 | 20 |  | kV/ $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { Transient Magnitude }=800 \mathrm{~V} \end{aligned}$ |
| Common-Mode Transient Immunity at Logic Low Output ${ }^{9}$ | $\left\|\mathrm{CM}_{\mathrm{L}}\right\|$ | 15 | 20 |  | kV/ $/ \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=0, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { Transient Magnitude }=800 \mathrm{~V} \end{aligned}$ |
| Input Dynamic Power Dissipation Capacitance ${ }^{10}$ | $\mathrm{C}_{\text {PD1 }}$ |  | 47 |  | pF |  |
| Output Dynamic Power Dissipation Capacitance ${ }^{10}$ | $\mathrm{C}_{\mathrm{PD} 2}$ |  | 14 |  | pF |  |

## ADuM1100AR/ADuM1100BR-SPECIFICATIONS

## NOTES

${ }^{1}$ All voltages are relative to their respective ground.
${ }^{2}$ Output supply current values are with no output load present. The supply current drawn at a given signal frequency when an output load is present is given by:
$I_{D D 2(L)}=I_{D D 2}+V_{D D 2} \times f \times C_{L}$, where $I_{D D 2}$ is the unloaded output supply current, $f$ is the input signal frequency, and $C_{L}$ is the output load capacitance.
${ }^{3}$ The minimum pulsewidth is the shortest pulsewidth at which the specified pulsewidth distortion is guaranteed.
${ }^{4}$ The maximum data rate is the fastest data rate at which the specified pulsewidth distortion is guaranteed.
${ }^{5} t_{\text {PHL }}$ is measured from the $50 \%$ level of the falling edge of the $\mathrm{V}_{\mathrm{I}}$ signal to the $50 \%$ level of the falling edge of the $\mathrm{V}_{\mathrm{O}}$ signal. $\mathrm{t}_{\text {PLH }}$ is measured from the $50 \%$ level of the rising edge of the $V_{I}$ signal to the $50 \%$ level of the rising edge of the $V_{O}$ signal.
${ }^{6}$ Since the input thresholds of the ADuM1100 are at voltages other than the $50 \%$ level of typical input signals, the measured propagation delay and pulsewidth distortion may be affected by slow input rise/fall times. See application note "Propagation Delay-Related Parameters" and Figures 3-7 for information on the impact of given input rise/fall times on these parameters.
${ }^{7}$ Pulsewidth distortion change versus temperature is the absolute value of the change in pulsewidth distortion for a $1^{\circ} \mathrm{C}$ change in operating temperature.
${ }^{8} t_{\text {PSK } 1}$ is the magnitude of the worst-case difference in $t_{\text {PHL }}$ and/or $t_{\text {PLH }}$ that will be measured between units at the same operating temperature and output load within the recommended operating conditions. $t_{\text {PSK } 2}$ is the magnitude of the worst-case difference in $t_{\text {PHL }}$ and/or $t_{\text {PLH }}$ that will be measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.
${ }^{9} \mathrm{CM}_{\mathrm{H}}$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{\mathrm{O}}>0.8 \mathrm{~V}_{\mathrm{DD} 2}$. $\mathrm{CM}_{\mathrm{L}}$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{\mathrm{O}}<0.8 \mathrm{~V}$. The common-mode voltage slew rates apply to both rising and falling edges. The transient magnitude is the range over which the common-mode is slewed.
${ }^{10}$ The Dynamic Power Dissipation Capacitance is given by:
$C_{P D i}=\left(I_{D D i(100)}-I_{D D i(\mathrm{Q})}\right) /\left(V_{D D i} \times f\right)$, where $i=1$ or 2 and $f$ is the input signal frequency.
The supply current consumptions at a given frequency and output load are calculated as follows:
$I_{D D 1}=C_{P D 1} \times V_{D D 1} \times f+I_{D D 1(Q))} ; I_{D D 2(L)}=\left(C_{P D 2}+C_{L}\right) \times V_{D D 2} \times f+\mathrm{I}_{D D 2(Q)}$, where $C_{L}$ is the output load capacitance.
Specifications subject to change without notice.

## PACKAGE CHARACTERISTICS

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Resistance (Input-Output) |  |  |  |  |  |  |
| Capacitance (Input-Output) $^{1}$ | $\mathrm{R}_{\mathrm{I}-\mathrm{O}}$ |  | $10^{12}$ |  | $\Omega$ |  |
| Input Capacitance $^{2}$ | $\mathrm{C}_{\mathrm{I}-\mathrm{O}}$ |  | 1 |  | pF | $\mathrm{f}=1 \mathrm{MHz}$ |
| Input IC Junction-to-Case | $\mathrm{C}_{\mathrm{I}}$ |  | 4.0 |  | pF |  |
| $\quad$Thermal Resistance |  | 46 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | Thermocouple Located at Center |  |
| Output IC Junction-to-Case <br> $\quad$ Thermal Resistance | $\theta_{\mathrm{JCO}}$ |  | 41 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | Underside of Package |
| Package Power Dissipation | $\mathrm{P}_{\mathrm{PD}}$ |  |  | 240 | mW |  |

## NOTES

${ }^{1}$ Device considered a two-terminal device: Pins $1,2,3$, and 4 shorted together and Pins 5, 6, 7, and 8 shorted together.
${ }^{2}$ Input capacitance is measured at $\operatorname{Pin} 2\left(\mathrm{~V}_{\mathrm{I}}\right)$.

## REGULATORY INFORMATION

The ADuM1100AR/ADuM1100BR has been approved by the following organizations:

| UL | CSA | VDE |
| :--- | :--- | :--- |
| Recognized under 1577 $^{\text {Component Recognition Program }}{ }^{1}$ | Approved under CSA Component | Acceptance Notice \#5A, C22.2 No. 1-98, |
|  | C22.2 No. 14-95, and C22.2 No. 950-95 | File 24719-4880-0001/32 KJY F33/PZ |
| File E214100 | File 205078 000. |  |

[^1]
## ADuM1100AR/ADuM1100BR

## INSULATION AND SAFETY-RELATED SPECIFICATIONS

| Parameter | Symbol | Value | Unit | Conditions |
| :--- | :--- | :--- | :--- | :--- |
| Minimum External Air Gap (Clearance) | L(I01) | 4.90 min | mm | Measured from input terminals to output termi- <br> nals, shortest distance through air. |
| Minimum External Tracking (Creepage) | L(I02) | 4.01 min | mm | Measured from input terminals to output termi- <br> nals, shortest distance path along body. |
| Minimum Internal Gap (Internal Clearance) |  | 0.016 min | mm | Insulation distance through insulation. <br> DIN IEC 112/VDE 0303 Part 1. |
| Tracking Resistance (Comparative Tracking Index) | CTI | $>175$ <br> IIIa | V | Material Group (DIN VDE 0110,1/89, Table 1). |

## VDE 0884 INSULATION CHARACTERISTICS

| Description | Symbol | Characteristic | Unit |
| :---: | :---: | :---: | :---: |
| Installation Classification per DIN VDE 0110 |  |  |  |
| For Rated Mains Voltage $\leq 150$ V rms |  | I-IV |  |
| For Rated Mains Voltage $\leq 300$ V rms |  | I-III |  |
| For Rated Mains Voltage $\leq 400$ V rms |  | I-II |  |
| Climatic Classification |  | 40/100/21 |  |
| Pollution Degree (DIN VDE 0110, Table I) |  | 2 |  |
| Maximum Working Insulation Voltage | $\mathrm{V}_{\text {IORM }}$ | 560 | $\mathrm{V}_{\text {PEAK }}$ |
| Input to Output Test Voltage, Method B |  |  |  |
| $\mathrm{V}_{\text {IORM }} \times 1.875=\mathrm{V}_{\text {PR }}, 100 \%$ Production Test, $\mathrm{t}_{\mathrm{M}}=1 \mathrm{sec}$, Partial Discharge $<5 \mathrm{pC}$ | $\mathrm{V}_{\mathrm{PR}}$ | 1050 | $\mathrm{V}_{\text {PEAK }}$ |
| Input to Output Test Voltage, Method A |  |  |  |
| $\mathrm{V}_{\text {IORM }} \times 1.5=\mathrm{V}_{\text {PR }}$, Type and Sample Test, $\mathrm{t}_{\mathrm{M}}=60 \mathrm{sec}$, Partial Discharge $<5 \mathrm{pC}$ | $\mathrm{V}_{\text {PR }}$ | 840 | $\mathrm{V}_{\text {PEAK }}$ |
| Highest Allowable Overvoltage (Transient Overvoltage, $\mathrm{t}_{\text {TR }}=10 \mathrm{sec}$ ) | $\mathrm{V}_{\text {TR }}$ | 4000 | $\mathrm{V}_{\text {PEAK }}$ |
| Safety-Limiting Values (Maximum Value Allowed in the Event of a Failure, Also See Thermal Derating Curve, Figure 1) |  |  |  |
| Case Temperature | $\mathrm{T}_{\text {S }}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Input Current | $\mathrm{I}_{\text {S, InPUT }}$ | 160 | mA |
| Output Current | $\mathrm{I}_{\text {S }}$ OUTPUT | 170 | mA |
| Insulation Resistance at $\mathrm{T}_{\mathrm{S}}, \mathrm{V}_{\mathrm{IO}}=500 \mathrm{~V}$ | Rs | $>10^{9}$ | $\Omega$ |

## NOTE

This isolator is suitable for "safe electrical isolation" only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits. - marking on package denotes VDE 0884 approval for 560 V PEAK working voltage.


Figure 1. Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884

## ADuM1100AR/ADuM1100BR

RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Min | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | +100 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltages |  |  |  |  |
| Logic High Input Voltages, 5 V Operation ${ }^{1,3}$ (See TPCs 5 and 6) | $\mathrm{V}_{\mathrm{DD} 1,} \mathrm{~V}_{\mathrm{DD} 2}$ | 3.0 | 5.5 | V |
| Logic Low Input Voltages, 5 V Operation ${ }^{1,3}$ (See TPCs 5 and 6) | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | 2.0 | $\mathrm{~V}_{\mathrm{DD1}}$ |
| Logic High Input Voltages, 3.3 V Operation ${ }^{1,3}$ (See TPCs 5 and 6) | $\mathrm{V}_{\mathrm{IH}}$ | 0.0 | 0.8 | V |
| Logic Low Input Voltage, 3.3 V Operation ${ }^{1,3}$ (See TPCs 5 and 6) | $\mathrm{V}_{\mathrm{IL}}$ | 1.5 | V |  |
| Input Signal Rise and Fall Times |  | 0.0 | $\mathrm{~V}_{\mathrm{DD} 1}$ | V |

## NOTES

${ }^{1}$ All voltages are relative to their respective ground.
${ }^{2} V_{D D 1}$ and $V_{D D 2}$ must be kept within 1 V of each other $\left(\left|\left[V_{D D 1}-G_{N D}\right]-\left[V_{D D 2}-G_{D}\right]\right|<1 V\right)$.
${ }^{3}$ Input switching thresholds have 300 mV of hysteresis.
See application note "Method of Operation, DC Correctness, and Magnetic Field Immunity" and Figure 9 for information on immunity to external magnetic fields.

ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

| Parameter | Symbol | Min Max | Unit |
| :---: | :---: | :---: | :---: |
| Storage Temperature | $\mathrm{T}_{\text {S }}$ | $-55+125$ | ${ }^{\circ} \mathrm{C}$ |
| Ambient Operating Temperature | $\mathrm{T}_{\text {A }}$ | $-40+105$ | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltages ${ }^{2}$ | $\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~V}_{\mathrm{DD} 2}$ | $-0.5+6.5$ | V |
| Input Voltage ${ }^{2}$ | $\mathrm{V}_{\text {I }}$ | $-0.5 \mathrm{~V}_{\mathrm{DD} 1}+0.5$ | V |
| Output Voltage ${ }^{2}$ | $\mathrm{V}_{\text {O }}$ | $-0.5 \mathrm{~V}_{\mathrm{DD} 2}+0.5$ | V |
| Average Current, Per Pin |  | $-25+25$ | mA |
| ESD (Human Body Model) |  | $-2.0+2.0$ | kV |
| Lead Solder Temperature (Hand Soldering) | Heating at Lead Tip $275^{\circ} \mathrm{C}$ $\pm 10^{\circ} \mathrm{C}$ for 20 Seconds |  |  |
| Solder Reflow Temperature Profile | JEDEC Standard 20A |  |  |

## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute maximum ratings apply individually only, not in combination. Ambient temperature $=25^{\circ} \mathrm{C}$ unless otherwise noted.
${ }^{2}$ All voltages are relative to their respective ground.

Table I. Truth Table (Positive Logic)

| $\mathbf{V}_{\mathbf{I}}$, | $\mathbf{V}_{\mathbf{D D} 1}$ | $\mathbf{V}_{\text {DD2 }}$ <br> Input | State | State |
| :--- | :--- | :--- | :--- | :--- |

ORDERING GUIDE

| Model | Temperature <br> Range | Max Data <br> Rate (Mbps) | Min Pulse- <br> Width (ns) | Package <br> Description | Package <br> Option |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADuM1100AR | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 25 | 40 | 8 -Lead SOIC | SO-8 |
| ADuM1100BR | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 100 | 10 | 8 -Lead SOIC | SO-8 |
| ADuM1100AR-RL7 | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 25 | 40 | $13 "$ Reel 8-Lead SOIC | SO-8 |
| ADuM1100BR-RL7 | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 100 | 10 | 13 Reel 8-Lead SOIC | SO-8 |

PIN CONFIGURATION


## NOTES

${ }^{1}$ PIN 1 AND PIN 3 ARE INTERNALLY CONNECTED. EITHER OR BOTH MAY BE USED FORV ${ }_{\text {DD1 }}$.
${ }^{2}$ PIN 5 AND PIN 7 ARE INTERNALLY CONNECTED. EITHER OR BOTH MAY BE USED FOR GND 2 .

Note: Package branding is as follows

where:

$$
\begin{array}{ll}
= & \text { VDE } 0884 \text { mark } \\
\mathrm{R}= & \text { Package Designator (R denotes SOIC) } \\
\mathrm{YYWW}= & \text { Date Code } \\
\mathrm{XXXXXX} & =\text { Lot Code }
\end{array}
$$

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADuM1100AR/ADuM1100BR features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## ADuM1100AR/ADuM1100BR-Typical Performance Characteristics



TPC 1. Typical Input Supply Current vs. Logic Signal Frequency for 5 V and 3.3 V Operation


TPC 2. Typical Output Supply Current vs. Logic Signal Frequency for 5 V and 3.3 V Operation


TPC 3. Typical Propagation Delay vs. Temperature, 5 V Operation


TPC 4. Typical Propagation Delay vs. Temperature, 3.3 V Operation


TPC 5. Typical Input Voltage Switching Threshold, Low-to-High Transition


TPC 6. Typical Input Voltage Switching Threshold, High-to-Low Transition

## APPLICATION INFORMATION

## PC Board Layout

The ADuM1 100 digital isolator requires no external interface circuitry for the logic interfaces. A bypass capacitor is recommended at the input and output supply pins. The input bypass capacitor may most conveniently be connected between Pins 3 and 4 (Figure 2). Alternatively, the bypass capacitor may be located between Pins 1 and 4 . The output bypass capacitor may be connected between Pins 7 and 8 or Pins 5 and 8 . The capacitor value should be between $0.01 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$. The total lead length between both ends of the capacitor and the power supply pins should not exceed 20 mm .


Figure 2. Recommended Printed Circuit Board Layout

## Propagation Delay-Related Parameters

Propagation delay time is a parameter that describes the length of time it takes for a logic signal to propagate through a component. Propagation delay time to logic low output and propagation delay time to logic high output refer to the duration between an input signal transition and the respective output signal transition (Figure 3).

Pulsewidth distortion is the maximum difference between $\mathrm{t}_{\text {PLH }}$ and $t_{\text {PHL }}$ and provides an indication of how accurately the input signal's timing is preserved in the component's output signal. Propagation delay skew is the difference between the minimum and maximum propagation delay values among multiple ADuM1100 components operated at the same operating temperature and having the same output load.
Depending on the input signal rise/fall time, the measured propagation delay based on the input $50 \%$ level can vary from the true propagation delay of the component (as measured from its input switching threshold). This is due to the fact that the input threshold, as is the case with commonly-used optocouplers, is at a different voltage level than the $50 \%$ point of typical input signals. This propagation delay difference is given by:

$$
\begin{gathered}
\Delta_{L H}=t_{P L H}^{\prime}-t_{P L H}=\left(t_{r} / 0.8 V_{1}\right)\left(0.5 V_{1}-V_{I T H(L-H)}\right) \\
\Delta_{H L}=t_{P H L}^{\prime}-t_{P H L}=-\left(t_{f} / 0.8 V_{1}\right)\left(0.5 V_{1}-V_{I T H(H-L)}\right)
\end{gathered}
$$

where:
$t_{\text {PLH }}, t_{\text {PHL }}=$ propagation delays as measured from the input $50 \%$ level.
$t_{P L H}^{\prime}, t_{P H L}^{\prime}=$ propagation delays as measured from the input switching thresholds.
$t_{r}, t_{f}=$ input $10 \%-90 \%$ rise/fall time.
$V_{I}=$ amplitude of input signal ( 0 to $\mathrm{V}_{\mathrm{I}}$ levels assumed).
$V_{I T H(L-H)}, V_{I T H(H-L)}=$ input switching thresholds.


Figure 3. Propagation Delay Parameters


Figure 4. Impact of Input Rise/Fall Time on Propagation Delay


Figure 5. Typical Propagation Delay Change Due to Input Rise Time Variation (for $V_{D D 1}=3.3 \mathrm{~V}$ and 5 V )


Figure 6. Typical Propagation Delay Change Due to Input Fall Time Variation (for $V_{D D 1}=3.3 \mathrm{~V}$ and 5 V )

## ADuM1100AR/ADuM1100BR

The impact of slower input edge rates can also affect the measured pulsewidth distortion as based on the input $50 \%$ level. This impact may either increase or decrease the apparent pulsewidth distortion depending on the relative magnitudes of $t_{\text {pHL }}$, $t_{\text {PLH }}$, and PWD. The case of interest here is the condition that leads to the largest increase in pulsewidth distortion. The change in this case is given by:
$\Delta_{P W D}=P W D^{\prime}-P W D=\Delta_{L H}-\Delta_{H L}=\left(t / 0.8 V_{1}\right)\left(V-V_{I T H(L-H)}-\right.$ $\left.V_{I T H(H-L)}\right),\left(\right.$ for $\left.t=t_{r}=t_{f}\right)$
where:

$$
\begin{aligned}
& P W D=\left|\mathrm{t}_{\text {PLH }}-\mathrm{t}_{\text {PHL }}\right| \\
& P W D^{\prime}=\left|\mathrm{t}_{\text {PLH }}^{\prime}-\mathrm{t}_{\text {PHL }}^{\prime}\right|
\end{aligned}
$$

This adjustment in pulsewidth distortion is plotted as a function of input rise/fall time in Figure 7.


Figure 7. Typical Pulsewidth Distortion Adjustment Due to Input Rise/Fall Time Variation (at $V_{D D 1}=3.3 \mathrm{~V}$ and 5 V )
Method of Operation, DC Correctness, and Magnetic Field Immunity
Referring to the functional block diagram, the two coils act as a pulse transformer. Positive and negative logic transitions at the isolator input cause narrow ( 2 ns ) pulses to be sent via the transformer to the decoder. The decoder is bistable and therefore either set or reset by the pulses indicating input logic transitions. In the absence of logic transitions at the input for more than $2 \mu \mathrm{~s}$, a periodic "update" pulse of the appropriate polarity is sent to ensure "dc correctness" at the output. If the decoder receives none of these "update" pulses for more than about 5 $\mu \mathrm{s}$, the input side is assumed to be unpowered or nonfunctional, in which case the isolator output is forced to a logic high state by the watchdog timer circuit.

The limitation on the ADuM1100's magnetic field immunity is set by the condition in which induced voltage in the transformer's "receiving" coil is sufficiently large to either falsely set or reset the decoder. The analysis below defines the conditions under which this may occur. The ADuM1100's 3.3 V operating condition is examined as it represents the most susceptible mode of operation.

The pulses at the transformer output are greater than 1.0 V in amplitude. The decoder has sensing thresholds at about 0.5 V , therefore establishing a 0.5 V margin in which induced voltages can be tolerated. The induced voltage induced across the "receiving" coil is given by:

$$
V=(-d \beta / d t) \Sigma \pi r_{n}^{2} ; n=1,2, \ldots, N
$$

where:
$\beta=$ magnetic flux density (Gauss).
$N=$ number of turns in receiving coil.
$r_{n}=$ radius of nth turn in receiving coil (cm).
Given the geometry of the receiving coil in the ADuM1100, and an imposed requirement that the induced voltage be at most $50 \%$ of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated as shown in Figure 8. A 50\% margin is maintained to accommodate the possibility of input voltage transients occurring in conjunction with the external magnetic field disturbance.


Figure 8. Maximum Allowable External Magnetic Field
For example, at a magnetic field frequency of 1 MHz , the maximum allowable magnetic field of 0.5 KGauss induces a voltage of 0.25 V at the receiving coil. This is about $50 \%$ of the sensing threshold and will not cause a faulty output transition. Similarly, if such an event were to occur during a transmitted pulse (and was of the worst-case polarity), it would reduce the received pulse from $>1.0 \mathrm{~V}$ to 0.75 V -still well above the 0.5 V sensing threshold of the Decoder.

Note that at combinations of strong magnetic field and high frequency, any loops formed by printed circuit board traces could induce sufficiently large error voltages to trigger the thresholds of succeeding circuitry. Care should be taken in the layout of such traces to avoid this possibility.

## ADuM1100AR/ADuM1100BR

## $i$ Coupler in Field Bus Networks

The emergence of field bus communication networks such as PROFIBUS or DeviceNet ${ }^{\text {TM }}$ has enabled higher levels of control in industrial automation systems than previously possible. These networks, interconnecting sensors, actuators, controllers, and various other devices, typically recommend the use of galvanic isolation at each interface location (Figure 9). The use of galvanic isolation in the network increases data integrity and provides protection from power faults and ground loop effects.

The ADuM1100, using $i$ Coupler technology, provides a superior isolation solution for field bus networks than alternatives such as optocouplers. The ADuM1100AR provides superior propagation delay and pulsewidth distortion performance, a higher level of common-mode transient immunity, and a substantial reduction in power consumption relative to optocoupler devices. The ADuM1100BR offers all of the same advantages and supports a four-fold increase in data rate to 100 Mbps .


Figure 9. Representative Field Bus Configuration

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).
8-Lead SOIC
(R-8)



[^0]:    *Protected by U.S. Patent 5,952,849. Additional patents are pending.
    $i$ Coupler is a trademark of Analog Devices, Inc.

[^1]:    NOTES
    ${ }^{1}$ In accordance with UL 1577 , each ADuM1100 is proof tested by applying an insulation test voltage $\geq 3000$ Vrms for 1 second (leakage detection current limit, $\mathrm{I}_{\mathrm{I}-\mathrm{o}} \leq 5 \mu \mathrm{~A}$ ).
    ${ }^{2}$ In accordance with VDE 0884 , each $\mathrm{ADuM1} 100$ is proof tested by applying an insulation test voltage $\geq 1050 \mathrm{~V}_{\text {PEAK }}$ for 1 second (partial discharge detection limit $\leq 5 \mathrm{pC}$ ).

