3 V Serial-Input Micropower 10-Bit and 12-Bit DACs

## FEATURES

Micropower-100 $\mu \mathrm{A}$
Single-Supply-2.7 V to 5.5 V Operation
Compact 1.75 mm Height SO-8 Package
and 1.1 mm Height TSSOP-8 Package
AD7390-12-Bit Resolution
AD7391-10-Bit Resolution
SPI and OSPI Serial Interface Compatible with Schmitt Trigger Inputs

## APPLICATIONS

Automotive 0.5 V to 4.5 V Output Span Voltage
Portable Communications
Digitally Controlled Calibration

## GENERAL DESCRIPTION

The AD7390/AD7391 family of 10-bit and 12-bit voltageoutput digital-to-analog converters is designed to operate from a single 3 V supply. Built using a CBCMOS process, these monolithic DACs offer the user low cost, and ease-of-use in single-supply 3 V systems. Operation is guaranteed over the supply voltage range of 2.7 V to 5.5 V consuming less than $100 \mu \mathrm{~A}$ making this device ideal for battery operated applications.
The full-scale voltage output is determined by the external reference input voltage applied. The rail-to-rail $\mathrm{REF}_{\text {IN }}$ to DAC ${ }_{\text {OUT }}$ allows for a full-scale voltage set equal to the positive supply $V_{D D}$ or any value in between.
A doubled-buffered serial-data interface offers high-speed, 3-wire, SPI and microcontroller compatible inputs using data


Figure 1. Differential Nonlinearity Error vs. Code

REV. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

## FUNCTIONAL BLOCK DIAGRAM


in (SDI), clock (CLK) and load strobe ( $\overline{\mathrm{LD}}$ ) pins. Additionally, a $\overline{\text { CLR }}$ input sets the output to zero scale at power on or upon user demand.
Both parts are offered in the same pinout to allow users to select the amount of resolution appropriate for their application without circuit card redesign.
The AD7390/AD7391 are specified over the extended industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ) temperature range. The AD7391AR is specified for the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ automotive temperature range. The AD7390/AD7391s are available in plastic DIP, and low profile 1.75 mm height SO-8 surface mount packages. The AD7391ARU is available for ultracompact applications in a thin 1.1 mm TSSOP-8 package.


Figure 2. INL Error vs. Code and Temperature

## AD7390/AD7391-SPECIFICATIONS



| Parameter | Symbol | Conditions | $3 \mathrm{~V} \pm 10 \%$ | $5 \mathrm{~V} \pm 10 \%$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution ${ }^{1}$ <br> Relative Accuracy ${ }^{2}$ <br> Differential Nonlinearity ${ }^{2}$ <br> Zero-Scale Error Full-Scale Voltage Error <br> Full-Scale Tempco ${ }^{3}$ | N INL INL DNL DNL <br> $\mathrm{V}_{\text {ZSE }}$ <br> $\mathrm{V}_{\text {FSE }}$ <br> VFE <br> $\mathrm{TCV}_{\mathrm{FS}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C},+85^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \text { Monotonic } \\ & \text { Monotonic } \\ & \text { Data }=000_{\mathrm{H}} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 85^{\circ} \mathrm{C}, \text { Data }=\mathrm{FFF}_{\mathrm{H}} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}, \text { Data }=\mathrm{FFF}_{\mathrm{H}} \end{aligned}$ | $\begin{aligned} & 12 \\ & \pm 1.6 \\ & \pm 2.0 \\ & \pm 0.9 \\ & \pm 1 \\ & 4.0 \\ & \pm 8 \\ & \pm 20 \\ & 16 \end{aligned}$ | $\begin{aligned} & 12 \\ & \pm 1.6 \\ & \pm 2 \\ & \pm 0.9 \\ & \pm 1 \\ & 4.0 \\ & \pm 8 \\ & \pm 20 \\ & 16 \end{aligned}$ | Bits <br> LSB max <br> LSB max <br> LSB max <br> LSB max <br> mV max <br> mV max <br> $m V$ max <br> ppm $/{ }^{\circ} \mathrm{C}$ typ |
| REFERENCE INPUT <br> $V_{\text {Ref IN }}$ Range Input Resistance Input Capacitance ${ }^{3}$ | $\mathrm{V}_{\text {REF }}$ <br> $\mathrm{R}_{\text {REF }}$ <br> $\mathrm{C}_{\text {REF }}$ |  | $\begin{aligned} & 0 / \mathrm{V}_{\mathrm{DD}} \\ & 2.5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 0 / \mathrm{V}_{\mathrm{DD}} \\ & 2.5 \\ & 5 \end{aligned}$ | V min/max <br> $\mathrm{M} \Omega \operatorname{typ}^{4}$ <br> pF typ |
| ANALOG OUTPUT Output Current (Source) Output Current (Sink) Capacitive Load ${ }^{3}$ | $\begin{aligned} & \mathrm{I}_{\text {OUT }} \\ & \mathrm{I}_{\text {OUT }} \\ & \mathrm{C}_{\mathrm{L}} \end{aligned}$ | $\begin{aligned} & \text { Data }=800_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { Data }=800_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { No Oscillation } \end{aligned}$ | $\begin{aligned} & 1 \\ & 3 \\ & 100 \end{aligned}$ | $\begin{aligned} & 1 \\ & 3 \\ & 100 \end{aligned}$ | mA typ mA typ pF typ |
| LOGIC INPUTS <br> Logic Input Low Voltage Logic Input High Voltage Input Leakage Current Input Capacitance ${ }^{3}$ | $\begin{array}{\|l} \mathrm{V}_{\mathrm{IL}} \\ \mathrm{~V}_{\mathrm{IH}} \\ \mathrm{I}_{\mathrm{IL}} \\ \mathrm{C}_{\mathrm{IL}} \end{array}$ |  | $\begin{aligned} & 0.5 \\ & \mathrm{~V}_{\mathrm{DD}}-0.6 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & \mathrm{~V}_{\mathrm{DD}}-0.6 \\ & 10 \\ & 10 \end{aligned}$ | V max <br> V min <br> $\mu \mathrm{A}$ max <br> pF max |
| INTERFACE TIMING ${ }^{3,5}$ <br> Clock Width High <br> Clock Width Low <br> Load Pulsewidth <br> Data Setup <br> Data Hold <br> Clear Pulsewidth <br> Load Setup <br> Load Hold | $\mathrm{t}_{\mathrm{CH}}$ <br> $t_{\text {CL }}$ <br> $t_{\text {LDW }}$ <br> $\mathrm{t}_{\mathrm{DS}}$ <br> $t_{\text {DH }}$ <br> $t_{\text {CLRW }}$ <br> $\mathrm{t}_{\mathrm{LD} 1}$ <br> $\mathrm{t}_{\mathrm{LD} 2}$ |  | $\begin{aligned} & 50 \\ & 50 \\ & 30 \\ & 10 \\ & 30 \\ & 15 \\ & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & 20 \\ & 10 \\ & 15 \\ & 15 \\ & 15 \\ & 20 \end{aligned}$ | ns min ns min ns min ns min ns min ns min ns min ns min |
| AC CHARACTERISTICS ${ }^{6}$ <br> Output Slew Rate <br> Settling Time DAC Glitch Digital Feedthrough Feedthrough | $\begin{aligned} & \text { SR } \\ & \mathrm{t}_{\mathrm{S}} \\ & \mathrm{Q} \\ & \mathrm{Q} \\ & \mathrm{~V}_{\text {OUT }} / \mathrm{V}_{\text {REF }} \end{aligned}$ | Data $=000_{\mathrm{H}}$ to $\mathrm{FFF}_{\mathrm{H}}$ to $000_{\mathrm{H}}$ To $\pm 0.1 \%$ of Full Scale Code $7 \mathrm{FF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$ to $7 \mathrm{FF}_{\mathrm{H}}$ $\begin{aligned} & \mathrm{V}_{\mathrm{REF}}=1.5 \mathrm{~V}_{\mathrm{DC}}+1 \mathrm{~V} \mathrm{p}-\mathrm{p}, \\ & \text { Data }=000_{\mathrm{H}}, \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 70 \\ & 65 \\ & 15 \\ & -63 \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 60 \\ & 65 \\ & 15 \\ & -63 \end{aligned}$ | V/us typ $\mu \mathrm{s}$ typ nVs typ nVs typ dB typ |
| SUPPLY CHARACTERISTICS <br> Power Supply Range Positive Supply Current <br> Power Dissipation Power Supply Sensitivity | $V_{\text {DD Range }}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $P_{\text {DISS }}$ <br> PSS | $\begin{aligned} & \mathrm{DNL}< \pm 1 \mathrm{LSB} \\ & \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load, } \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \Delta \mathrm{V}_{\mathrm{DD}}= \pm 5 \% \end{aligned}$ | $\begin{aligned} & 2.7 / 5.5 \\ & 55 \\ & 100 \\ & 300 \\ & 0.006 \end{aligned}$ | $\begin{aligned} & 2.7 / 5.5 \\ & 55 \\ & 100 \\ & 500 \\ & 0.006 \end{aligned}$ | V min/max $\mu \mathrm{A}$ typ $\mu \mathrm{A}$ max $\mu \mathrm{W}$ max \%/\% max |

[^0]AD7391 ELECTRICAL CHARACTERISTICS
(@ $V_{\text {REF IN }}=2.5 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$ unless otherwise noted.)

| Parameter | Symbol | Conditions | $3 \mathrm{~V} \pm 10 \%$ | $5 \mathrm{~V} \pm 10 \%$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution ${ }^{1}$ <br> Relative Accuracy ${ }^{2}$ <br> Differential Nonlinearity ${ }^{2}$ <br> Zero-Scale Error <br> Full-Scale Error <br> Full-Scale Tempco ${ }^{3}$ | N <br> INL <br> INL <br> INL <br> DNL <br> DNL <br> $\mathrm{V}_{\text {ZSE }}$ <br> $\mathrm{V}_{\text {ZSE }}$ <br> $\mathrm{V}_{\mathrm{FSE}}$ <br> $\mathrm{V}_{\text {FSE }}$ <br> $\mathrm{TCV}_{\mathrm{FS}}$ <br> $\mathrm{TCV}_{\mathrm{FS}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C},+85^{\circ} \mathrm{C},+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \mathrm{~S} \text { Grade } \\ & \text { Monotonic } \\ & \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \text { S Grade } \\ & \text { Data }=000_{\mathrm{H}} \\ & \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \mathrm{~S} \text { Grade } \\ & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 85^{\circ} \mathrm{C}, 125^{\circ} \mathrm{C}, \\ & \text { Data }=3 \mathrm{FF}_{\mathrm{H}} \\ & \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \mathrm{~S} \text { Grade } \\ & \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \text { S Grade } \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & \pm 1.75 \\ & \pm 2.0 \\ & \pm 0.9 \\ & 9.0 \\ & \pm 32 \\ & \\ & 16 \end{aligned}$ | $\begin{aligned} & 10 \\ & \pm 1.75 \\ & \pm 2.0 \\ & \pm 3 \\ & \pm 0.9 \\ & \pm 2 \\ & 9.0 \\ & 20 \\ & \pm 32 \\ & \\ & \pm 55 \\ & 16 \\ & 32 \end{aligned}$ | Bits <br> LSB max <br> LSB max <br> LSB max <br> LSB max <br> LSB max <br> mV max <br> mV max <br> $m V$ max <br> $m V \max$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typ <br> ppm $/{ }^{\circ} \mathrm{C}$ typ |
| REFERENCE INPUT <br> $V_{\text {Ref in }}$ Range Input Resistance Input Capacitance ${ }^{3}$ | $\mathrm{V}_{\text {REF }}$ <br> $\mathrm{R}_{\text {REF }}$ <br> $\mathrm{C}_{\text {REF }}$ |  | $\begin{aligned} & 0 / \mathrm{V}_{\mathrm{DD}} \\ & 2.5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 0 / \mathrm{V}_{\mathrm{DD}} \\ & 2.5 \\ & 5 \end{aligned}$ | $\mathrm{V} \min / \max$ <br> $M \Omega$ typ $^{4}$ <br> pF typ |
| ANALOG OUTPUT Output Current (Source) Output Current (Sink) Capacitive Load ${ }^{3}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OUT}} \\ & \mathrm{I}_{\mathrm{OUT}} \\ & \mathrm{C}_{\mathrm{L}} \end{aligned}$ | $\begin{aligned} & \text { Data }=800_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { Data }=800_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { No Oscillation } \end{aligned}$ | $\begin{aligned} & 1 \\ & 3 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 \\ & 3 \\ & 100 \end{aligned}$ | mA typ mA typ pF typ |
| LOGIC INPUTS <br> Logic Input Low Voltage Logic Input High Voltage Input Leakage Current Input Capacitance ${ }^{3}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \mathrm{C}_{\mathrm{IL}} \end{aligned}$ |  | $\begin{aligned} & 0.5 \\ & \mathrm{~V}_{\mathrm{DD}}-0.6 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & \mathrm{~V}_{\mathrm{DD}}-0.6 \\ & 10 \\ & 10 \end{aligned}$ | V max V min $\mu \mathrm{A}$ max pF max |
| INTERFACE TIMING ${ }^{3,5}$ Clock Width High Clock Width Low Load Pulsewidth Data Setup Data Hold Clear Pulsewidth Load Setup Load Hold | $\mathrm{t}_{\mathrm{CH}}$ <br> $\mathrm{t}_{\mathrm{CL}}$ <br> $\mathrm{t}_{\text {LDW }}$ <br> $\mathrm{t}_{\mathrm{DS}}$ <br> $\mathrm{t}_{\mathrm{DH}}$ <br> $\mathrm{t}_{\text {CLRW }}$ <br> $\mathrm{t}_{\mathrm{LD} 1}$ <br> $\mathrm{t}_{\mathrm{LD} 2}$ |  | $\begin{aligned} & 50 \\ & 50 \\ & 30 \\ & 10 \\ & 30 \\ & 15 \\ & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & 20 \\ & 10 \\ & 15 \\ & 15 \\ & 15 \\ & 20 \end{aligned}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| AC CHARACTERISTICS ${ }^{6}$ <br> Output Slew Rate Settling Time <br> DAC Glitch <br> Digital Feedthrough Feedthrough | $\begin{aligned} & \mathrm{SR} \\ & \mathrm{t}_{\mathrm{S}} \\ & \mathrm{t}_{\mathrm{S}} \\ & \mathrm{Q} \\ & \mathrm{Q} \\ & \mathrm{~V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{REF}} \end{aligned}$ | Data $=000_{\mathrm{H}}$ to $3 \mathrm{FF}_{\mathrm{H}}$ to $000_{\mathrm{H}}$ To $\pm 0.1 \%$ of Full Scale $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$, S Grade Code $7 \mathrm{FF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$ to $7 \mathrm{FF}_{\mathrm{H}}$ $\begin{aligned} & \mathrm{V}_{\mathrm{REF}}=1.5 \mathrm{~V}_{\mathrm{DC}}+1 \mathrm{~V} \mathrm{p}-\mathrm{p}, \\ & \text { Data }=000_{\mathrm{H}}, \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 70 \\ & \\ & 65 \\ & 15 \\ & -63 \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 60 \\ & 100 \\ & 65 \\ & 15 \\ & -63 \end{aligned}$ | V/ $\mu \mathrm{s}$ typ us typ $\mu \mathrm{s}$ typ nVs typ nVs typ dB typ |
| SUPPLY CHARACTERISTICS <br> Power Supply Range Positive Supply Current <br> Power Dissipation Power Supply Sensitivity | $V_{\text {DD RANGE }}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{P}_{\text {DISS }}$ <br> PSS | $\begin{aligned} & \mathrm{DNL}< \pm 1 \text { LSB } \\ & \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load, } \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \Delta \mathrm{V}_{\mathrm{DD}}= \pm 5 \% \end{aligned}$ | $\begin{aligned} & 2.7 / 5.5 \\ & 55 \\ & 100 \\ & 300 \\ & 0.006 \end{aligned}$ | $\begin{aligned} & 2.7 / 5.5 \\ & 55 \\ & 100 \\ & 500 \\ & 0.006 \end{aligned}$ | V min/max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{W}$ max <br> \%/\% max |

## NOTES

${ }^{1}$ One LSB $=\mathrm{V}_{\text {REF }} / 1024 \mathrm{~V}$ for the 10-bit AD7391.
${ }^{2}$ The first two codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}\right)$ are excluded from the linearity error measurement.
${ }^{3}$ These parameters are guaranteed by design and not subject to production testing.
${ }^{4}$ Typicals represent average readings measured at $25^{\circ} \mathrm{C}$.
${ }^{5}$ All input control signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of $+3 \mathrm{~V})$ and timed from a voltage level of 1.6 V .
${ }^{6}$ The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground.
Specifications subject to change without notice.
REV. A

## ABSOLUTE MAXIMUM RATINGS*

| $\mathrm{V}_{\mathrm{DD}}$ to GND | $\mathrm{V},+8 \mathrm{~V}$ |
| :---: | :---: |
| $\mathrm{V}_{\text {REF }}$ to GND | $+0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Logic Inputs to GND | $-0.3 \mathrm{~V},+8 \mathrm{~V}$ |
| V ${ }_{\text {Out }}$ to GND | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| I ${ }_{\text {OUT }}$ Short Circuit to GND | 50 mA |
| Package Power Dissipation | $\left(\mathrm{T}_{\mathrm{JMAX}}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$ |

Thermal Resistance $\theta_{\text {JA }}$
8-Lead Plastic DIP Package (N-8) . . . . . . . . . . . . . . $103^{\circ} \mathrm{C} / \mathrm{W}$
8-Lead SOIC Package (SO-8) . . . . . . . . . . . . . . . . . $158^{\circ} \mathrm{C} / \mathrm{W}$
TSSOP-8 Package (RU-8) . . . . . . . . . . . . . . . . . . . . $240^{\circ} \mathrm{C} / \mathrm{W}$
Maximum Junction Temperature ( $\mathrm{T}_{\mathrm{JMAX}}$ ) . . . . . . . . . $150^{\circ} \mathrm{C}$
Operating Temperature Range . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
AD7391AR . . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 secs) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational specification is not implied. Exposure to the above maximum rating conditions for extended periods may affect device reliability.

*AD7391 HAS A 10-BIT SHIFT REGISTER
Figure 3. Digital Control Logic

PIN CONFIGURATIONS




## PIN DESCRIPTIONS

| Pin No. | Name | Function |
| :--- | :--- | :--- |
| 1 | $\overline{\text { LD }}$ | Load Strobe. Transfers shift register <br> data to DAC register while active low. <br> See truth table for operation. <br> Clock Input. Positive edge clocks data <br> into shift register. <br> Serial Data Input. Data loads directly <br> into the shift register. <br> Resets DAC register to zero condition. <br> Active low input. <br> Analog and Digital Ground. |
| 3 | CLK | SDI |
| 4 | DAC Voltage Output. Full-scale output |  |
| 5 | VND $_{\text {DD }}$ | 1 LSB less than reference input voltage REF. <br> Positive Power Supply Input. Specified <br> range of operation 2.7 V to 5.5 V. <br> DAC Reference Input Pin. Establishes <br> DAC full-scale voltage. |
| 7 | V $_{\text {REF }}$ | VAT |
| 8 |  |  |

## ORDERING GUIDE ${ }^{1}$

| Model | Resolution | Temperature <br> Range | Package <br> Description | Package <br> Option | Top <br> Mark $^{2}$ | Number of Devices <br> Per Container |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD7390AN | 12 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead P-DIP | N-8 | AD7390 ${ }^{2}$ | 50 |
| AD7390AR | 12 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 | AD7390 ${ }^{3}$ | 196 |
| AD7390AR-REEL7 | 12 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 | AD7390 ${ }^{3}$ | 1000 |
| AD7391AN | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead P-DIP | N-8 | AD7391 $1^{2}$ | 50 |
| AD7391AR | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 | AD7391 ${ }^{3}$ | 196 |
| AD7391SR | 10 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 | AD7391 ${ }^{3}$ | 39 |
| AD7391ARU-REEL | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | TSSOP-8 | RU-8 | AD7391A ${ }^{4}$ | 2500 |

## NOTES

${ }^{1}$ The AD7390 contains 588 transistors. The die size measures $70 \mathrm{~mm} \times 68 \mathrm{~mm}$.
${ }^{2}$ Line 1 contains ADI logo symbol and part number. Line 2 contains grade and date code YWW. Line 3 contains the letter G plus the 4 -digit lot number.
${ }^{3}$ Line 1 contains part number. Line 2 contains grade and date code YWW. Line 3 contains the letter G plus the 4 -digit lot number and the ADI logo symbol.
${ }^{4}$ Line 1 contains the date code YWW. Line 2 contains the 4 -digit part number plus grade.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7390/AD7391 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



Figure 4. Timing Diagram

Table I. Control-Logic Truth Table

| CLK | $\overline{\text { CLR }}$ | $\overline{\text { LD }}$ | Serial Shift Register Function | DAC Register Function |
| :--- | :--- | :--- | :--- | :--- |
| $\uparrow$ | H | H | Shift-Register-Data Advanced One-Bit | Latched |
| X | H | L | Disables | Updated with Current Shift Register Contents |
| X | L | X | No Effect | Loaded with all Zeros |
| X | $\uparrow$ | H | No Effect | Latched with all Zeros <br> Previous SR Contents Loaded (Avoid usage of $\overline{\text { CLR }}$ <br> X |
|  | $\uparrow$ | L | Disabled | if a clock edge takes place, while $\overline{\text { CLR }}$ returns high.) |

$\uparrow=$ Positive logic transition.
X = Don't care.

Table II. AD7390 Serial Input Register Data Format, Data is Loaded in the MSB-First Format


Table III. AD7391 Serial Input Register Data Format, Data is Loaded in the MSB-First Format

|  | MSB |  | LSB |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| AD7391 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |



TPC 1. AD7390 Total Unadjusted Error Histogram


TPC 4. AD7390 Voltage Noise Density vs. Frequency


TPC 7. AD7390 Supply Current vs. Temperature


TPC 2. AD7391 Total Unadjusted Error Histogram


TPC 5. AD7390 Supply Current vs. Logic Input Voltage


TPC 8. AD7391 Supply Current vs. Clock Frequency


TPC 3. AD7391 Full-Scale Output Tempco Histogram


TPC 6. AD7390 Logic Threshold vs. Supply Voltage


TPC 9. Power Supply Rejection vs. Frequency


TPC 10. I Iout at Zero Scale vs. Vout


TPC 13. AD7390 Large Signal Settling Time


TPC 16. AD7390 Long-Term Drift Accelerated by Burn-In


TPC 11. AD7390 Midscale Transition Performance


TPC 12. Digital Feedthrough


TPC 15. AD7390 INL Error vs. Reference Voltage

## AD7390/AD7391

## OPERATION

The AD7390 and AD7391 are a set of pin compatible, 12-bit/ 10-bit digital-to-analog converters. These single-supply operation devices consume less than 100 microamps of current while operating from power supplies in the 2.7 V to 5.5 V range making them ideal for battery operated applications. They contain a voltage-switched, 12-bit/10-bit, laser-trimmed digital-to-analog converter, rail-to-rail output op amps, serial-input register, and a DAC register. The external reference input has constant input resistance independent of the digital code setting of the DAC. In addition, the reference input can be tied to the same supply voltage as $\mathrm{V}_{\mathrm{DD}}$ resulting in a maximum output voltage span of 0 to $\mathrm{V}_{\mathrm{DD}}$. The SPI compatible, serial-data interface consists of a serial data input (SDI), clock (CLK), and load ( $\overline{\mathrm{LD}}$ ) pins. A $\overline{\mathrm{CLR}}$ pin is available to reset the DAC register to zero-scale. This function is useful for power-on reset or system failure recovery to a known state.

## D/A CONVERTER SECTION

The voltage switched R-2R DAC generates an output voltage dependent on the external reference voltage connected to the $\mathrm{V}_{\text {REF }}$ pin according to the following equation:

$$
\begin{equation*}
V_{O U T}=V_{R E F} \times \frac{D}{2^{N}} \tag{1}
\end{equation*}
$$

where $D$ is the decimal data word loaded into the DAC register, and $N$ is the number of bits of DAC resolution. In the case of the 10-bit AD7391 using a 2.5 V reference, Equation 1 simplifies to:

$$
\begin{equation*}
V_{O U T}=2.5 \times \frac{D}{1024} \tag{2}
\end{equation*}
$$

Using Equation 2 the nominal midscale voltage at $V_{\text {OUT }}$ is 1.25 V for $D=512$; full-scale voltage is 2.497 V . The LSB step size is $=2.5 \times 1 / 1024=0.0024 \mathrm{~V}$.

For the 12-bit AD7390 operating from a 5.0 V reference Equation 1 becomes:

$$
\begin{equation*}
V_{\text {OUT }}=5.0 \times \frac{D}{4096} \tag{3}
\end{equation*}
$$

Using Equation 3 the AD7390 provides a nominal midscale voltage of 2.5 V for $D=2048$, and a full-scale output of 4.998 V . The LSB step size is $=5.0 \times 1 / 4096=0.0012 \mathrm{~V}$.

## AMPLIFIER SECTION

The internal DAC's output is buffered by a low power consumption precision amplifier. The op amp has a $60 \mu$ s typical settling time to $0.1 \%$ of full scale. There are slight differences in settling time for negative slewing signals versus positive. Also, negative transition settling time to within the last 6 LSBs of zero volts has an extended settling time. The rail-to-rail output stage of this amplifier has been designed to provide precision performance while operating near either power supply. Figure 5 shows an equivalent output schematic of the rail-to-rail amplifier with its N -channel pull-down FETs that will pull an output load directly to GND. The output sourcing current is provided by a P-channel pull-up device that can source current to GND terminated loads.


Figure 5. Equivalent Analog Output Circuit
The rail-to-rail output stage provides $\pm 1 \mathrm{~mA}$ of output current. The N-channel output pull-down MOSFET shown in Figure 5 has a $35 \Omega$ ON resistance, which sets the sink current capability near ground. In addition to resistive load driving capability, the amplifier has also been carefully designed and characterized for up to 100 pF capacitive load driving capability.

## REFERENCE INPUT

The reference input terminal has a constant input-resistance independent of digital code which results in reduced glitches on the external reference voltage source. The high $2 \mathrm{M} \Omega$ inputresistance minimizes power dissipation within the AD7390/ AD7391 D/A converters. The VREF input accepts input voltages ranging from ground to the positive-supply voltage $V_{D D}$. One of the simplest applications which saves an external reference voltage source is connection of the $\mathrm{V}_{\mathrm{REF}}$ terminal to the positive $\mathrm{V}_{\mathrm{DD}}$ supply. This connection results in a rail-to-rail voltage output span maximizing the programmed range. The reference input will accept ac signals as long as they are kept within the supply voltage range, $0<\mathrm{V}_{\mathrm{REF} \text { IN }}<\mathrm{V}_{\mathrm{DD}}$. The reference bandwidth and integral nonlinearity error performance are plotted in the typical performance section (see TPCs 14 and 15). The ratiometric reference feature makes the AD7390/AD7391 an ideal companion to ratiometric analog-to-digital converters such as the AD 7896 .

## POWER SUPPLY

The very low power consumption of the AD7390/AD7391 is a direct result of a circuit design optimizing the use of a CBCMOS process. By using the low power characteristics of CMOS for the logic, and the low noise, tight-matching of the complementary bipolar transistors, excellent analog accuracy is achieved. One advantage of the rail-to-rail output amplifiers used in the AD7390/ AD7391 is the wide range of usable supply voltage. The part is fully specified and tested for operation from 2.7 V to 5.5 V .

## POWER SUPPLY BYPASSING AND GROUNDING

Precision analog products, such as the AD7390/AD7391, require a well filtered power source. Since the AD7390/AD7391 operates from a single 3 V to 5 V supply, it seems convenient to simply tap into the digital logic power supply. Unfortunately, the logic supply is often a switch-mode design, which generates noise in the 20 kHz to 1 MHz range. In addition, fast logic gates can generate glitches hundred of millivolts in amplitude due to wiring resistance and inductance. The power supply noise generated thereby means that special care must be taken to assure that the inherent precision of the DAC is maintained. Good engineering judgment should be exercised when addressing the power supply grounding and bypassing of the AD7390.

The AD7390 should be powered directly from the system power supply. This arrangement, shown in Figure 6, employs an LC filter and separate power and ground connections to isolate the analog section from the logic switching transients.


Figure 6. Use Separate Traces to Reduce Power Supply Noise
Whether or not a separate power supply trace is available, however, generous supply bypassing will reduce supply-line induced errors. Local supply bypassing consisting of a $10 \mu \mathrm{~F}$ tantalum electrolytic in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor is recommended in all applications (Figure 7).


Figure 7. Recommended Supply Bypassing

## INPUT LOGIC LEVELS

All digital inputs are protected with a Zener-type ESD protection structure (Figure 8) that allows logic input voltages to exceed the $\mathrm{V}_{\mathrm{DD}}$ supply voltage. This feature can be useful if the user is driving one or more of the digital inputs with a 5 V CMOS logic inputvoltage level while operating the AD7390/AD7391 on a 3 V power supply. If this mode of interface is used, make sure that the $\mathrm{V}_{\mathrm{OL}}$ of the 5 V CMOS meets the $\mathrm{V}_{\mathrm{IL}}$ input requirement of the AD 7390 / AD7391 operating at 3 V . See TPC 6 for a graph for digital logic input threshold versus operating $\mathrm{V}_{\mathrm{DD}}$ supply voltage.


Figure 8. Equivalent Digital Input ESD Protection
In order to minimize power dissipation from input-logic levels that are near the $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ logic input voltage specifications, a Schmitt trigger design was used that minimizes the input-buffer current consumption compared to traditional CMOS input stages. TPC 5 shows a plot of incremental input voltage versus
supply current showing that negligible current consumption takes place when logic levels are in their quiescent state. The normal crossover current still occurs during logic transitions. A secondary advantage of this Schmitt trigger is the prevention of false triggers that would occur with slow moving logic transitions when a standard CMOS logic interface or opto isolators are used. The logic inputs SDI, CLK, $\overline{\mathrm{LD}}, \overline{\mathrm{CLR}}$ all contain the Schmitt trigger circuits.

## DIGITAL INTERFACE

The AD7390/AD7391 have a double-buffered serial data input. The serial-input register is separate from the DAC register, which allows preloading of a new data value into the serial register without disturbing the present DAC values. A functional block diagram of the digital section is shown in Figure 4, while Table I contains the truth table for the control logic inputs. Three pins control the serial data input. Data at the Serial Data Input (SDI) is clocked into the shift register on the rising edge of CLK. Data is entered in MSB-first format. Twelve clock pulses are required to load the 12-bit AD7390 DAC value. If additional bits are clocked into the shift register, for example when a microcontroller sends two 8-bit bytes, the MSBs are ignored (Figure 9). The CLK pin is only enabled when Load ( $\overline{\mathrm{LD}}$ ) is high. The lower resolution 10-bit AD7391 contains a 10-bit shift register. The AD7391 is also loaded MSB first with 10 bits of data. Again if additional bits are clocked into the shift register, only the last 10 bits clocked in are used.
The Load pin ( $\overline{\mathrm{LD}})$ controls the flow of data from the shift register to the DAC register. After a new value is clocked into the serial-input register, it will be transferred to the DAC register by the negative transition of the Load pin ( $\overline{\mathrm{LD}}$ ).

| BYTE 1 |  |  |  |  |  |  |  | BYTE 0 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB LSB |  |  |  |  |  |  |  | MSB |  |  |  |  | LSB |  |  |
| B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| x | x | x | x | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| x | x | x | x | x | x | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

D11-D0: 12-BIT AD7390 DAC VALUE; D9-D0: 10-BIT AD7391 DAC VALUE X = DON'T CARE
THE MSB OF BYTE 1 IS THE FIRST BIT THAT IS LOADED INTOTHE DAC
Figure 9. Typical AD7390-Microprocessor Serial Data Input Forms

## RESET ( $\overline{\text { CLR }}$ ) PIN

Forcing the $\overline{\mathrm{CLR}}$ pin low will set the DAC register to all zeros and the DAC output voltage will be zero volts. The reset function is useful for setting the DAC outputs to zero at power-up or after a power supply interruption. Test systems and motor controllers are two of many applications which benefit from powering up to a known state. The external reset pulse can be generated by the microprocessor's power-on RESET signal, by an output from the microprocessor, or by an external resistor and capacitor. $\overline{\mathrm{CLR}}$ has a Schmitt trigger input which results in a clean reset function when using external resistor/capacitor generated pulses. The $\overline{\mathrm{CLR}}$ input overrides other logic inputs, specifically $\overline{\mathrm{LD}}$. However, $\overline{\mathrm{LD}}$ should be set high before $\overline{\mathrm{CLR}}$ goes high. If $\overline{\mathrm{CLR}}$ is kept low, then the contents of the shift register will be transferred to the DAC register as soon as $\overline{\mathrm{CLR}}$ returns high. See the Control-Logic Truth Table I.

## AD7390/AD7391

## UNIPOLAR OUTPUT OPERATION

This is the basic mode of operation for the AD7390. As shown in Figure 10, the AD7390 has been designed to drive loads as low as $5 \mathrm{k} \Omega$ in parallel with 100 pF . The code table for this operation is shown in Table IV.


Figure 10. AD7390 Unipolar Output Operation
Table IV. AD7390 Unipolar Code Table

| Hexadecimal <br> Number <br> in DAC Register | Decimal <br> Number <br> in DAC Register | Output <br> Voltage (V) <br> $\mathbf{V}_{\text {REF }}=2.5$ |
| :--- | :--- | :--- |
| FFF | 4095 | 2.4994 |
| 801 | 2049 | 1.2506 |
| 800 | 2048 | 1.2500 |
| 7 FF | 2047 | 1.2494 |
| 000 | 0 | 0 |

The circuit can be configured with an external reference plus power supply, or powered from a single dedicated regulator or reference, depending on the application performance requirements.

## BIPOLAR OUTPUT OPERATION

Although the AD7391 has been designed for single-supply operation, the output can be easily configured for bipolar operation. A typical circuit is shown in Figure 11. This circuit uses a clean regulated 5 V supply for power, which also provides the circuit's reference voltage. Since the AD7391 output span swings from ground to very near 5 V , it is necessary to choose an external amplifier with a common-mode input voltage range that extends to its positive supply rail. The micropower consumption OP196 has been designed just for this purpose and results in only 50 microamps of maximum current consumption. Connection of the equally valued $470 \mathrm{k} \Omega$ resistors results in a differential amplifier mode of operation with a voltage gain of two, which results in a circuit output span of ten volts, that is, 25 V to 15 V . As the DAC is programmed with zero-code $000_{\mathrm{H}}$ to midscale $200_{\mathrm{H}}$ to full-scale $3 \mathrm{FF}_{\mathrm{H}}$, the circuit output voltage $\mathrm{V}_{\mathrm{O}}$ is set at $25 \mathrm{~V}, 0 \mathrm{~V}$ and 15 V (minus 1 LSB ). The output voltage $\mathrm{V}_{\mathrm{O}}$ is coded in offset binary according to Equation 4.

$$
\begin{equation*}
V_{O}=\left[\left(\frac{D}{512}\right)-1\right] \times 5 \tag{4}
\end{equation*}
$$

where $D$ is the decimal code loaded in the AD7391 DAC register. Note that the LSB step size is $10 / 1024=10 \mathrm{mV}$. This circuit has been optimized for micropower consumption including the $470 \mathrm{k} \Omega$
gain setting resistors, which should have low temperature coefficients to maintain accuracy and matching (preferably the same material, such as metal film). If better stability is required, the power supply could be substituted with a precision reference voltage such as the low dropout REF195, which can easily supply the circuit's $162 \mu \mathrm{~A}$ of current, and still provide additional power for the load connected to $\mathrm{V}_{\mathrm{O}}$. The micropower REF195 is guaranteed to source 10 mA output drive current, but only consumes $50 \mu \mathrm{~A}$ internally. If higher resolution is required, the AD 7390 can be used with the addition of two more bits of data inserted into the software coding, which would result in a 2.5 mV LSB step size. Table V shows examples of nominal output voltages $V_{O}$ provided by the Bipolar Operation circuit application.


DIGITAL INTERFACE CIRCUITRY OMITTED FOR CLARITY
Figure 11. Bipolar Output Operation

Table V. Bipolar Code Table

| Hexadecimal <br> Number <br> in DAC Register | Decimal <br> Number <br> in DAC Register | Analog <br> Output <br> Voltage (V) |
| :--- | :--- | :--- |
| 3 FF | 1023 | 4.9902 |
| 201 | 513 | 0.0097 |
| 200 | 512 | 0.0000 |
| 1 FF | 511 | -0.0097 |
| 000 | 0 | -5.0000 |

## MICROCOMPUTER INTERFACES

The AD7390 serial data input provides an easy interface to a variety of single-chip microcomputers ( $\mu \mathrm{Cs}$ ). Many $\mu \mathrm{Cs}$ have a built-in serial data capability which can be used for communicating with the DAC. In cases where no serial port is provided, or it is being used for some other purpose (such as an RS-232 communications interface), the AD7390/AD7391 can easily be addressed in software.
Twelve data bits are required to load a value into the AD7390. If more than 12 bits are transmitted before the load $\overline{\mathrm{LD}}$ input goes high, the extra (i.e., the most-significant) bits are ignored. This feature is valuable because most $\mu \mathrm{Cs}$ only transmit data in 8 -bit increments. Thus, the $\mu \mathrm{C}$ sends 16 bits to the DAC instead of 12 bits. The AD7390 will only respond to the last 12 bits clocked into the SDI input, however, so the serial-data interface is not affected.
Ten data bits are required to load a value into the AD7391. If more than 10 bits are transmitted before load $\overline{\mathrm{LD}}$ returns high, the extra bits are ignored.

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).
8-Lead SOIC
(R-8)


8-Lead Plastic DIP
( $\mathrm{N}-8$ )


8-Lead TSSOP
(RU-8)


## AD7390/AD7391 <br> Revision History

Data Sheet changed from REV. 0 to REV. A.
Edits to SPECIFICATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Edits to ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Edits to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Edit to Figure 4 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Edit to TPC 14 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7


[^0]:    NOTES
    ${ }^{1}$ One LSB $=\mathrm{V}_{\text {REF }} / 4096 \mathrm{~V}$ for the 12-bit AD 7390.
    ${ }^{2}$ The first two codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}\right)$ are excluded from the linearity error measurement.
    ${ }^{3}$ These parameters are guaranteed by design and not subject to production testing.
    ${ }^{4}$ Typicals represent average readings measured at $25^{\circ} \mathrm{C}$.
    ${ }^{5}$ All input control signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$ and timed from a voltage level of 1.6 V .
    ${ }^{6}$ The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground.
    Specifications subject to change without notice.

