# 3.3 V, Crystal to 25 MHz, 100 MHz, 125 MHz and **200 MHz Dual HCSL Clock** Generator

## Description

The NB3N5573 is a precision, low phase noise clock generator that supports PCI Express and Ethernet requirements. The device accepts a 25 MHz fundamental mode parallel resonant crystal and generates a differential HCSL output at 25 MHz, 100 MHz, 125 MHz or 200 MHz clock frequencies. Outputs can interface with LVDS with proper termination (See Figure 4).

This device is housed in 5.0 mm x 4.4 mm narrow body TSSOP 16 pin package.

## Features

- Uses 25 MHz Fundamental Mode Parallel Resonant Crystal
- External Loop Filter is Not Required
- HCSL Differential Output or LVDS with Proper Termination
- Four Selectable Multipliers of the Input Frequency
- Output Enable with Tri-State Outputs
- PCIe Gen1, Gen2, Gen3 Jitter Compliant
- Phase Noise: @ 100 MHz

|         | Greenm      |
|---------|-------------|
| Offset  | Noise Power |
| 100 Hz  | -109.4 dBc  |
| 1 kHz   | -127.8 dBc  |
| 10 kHz  | -136.2 dBc  |
| 100 kHz | -138.8 dBc  |
| 1 MHz   | -138.2 dBc  |
| 10 MHz  | –161.4 dBc  |
| 20 MHz  | -163.00 dBc |

- Typical Period Jitter RMS of 1.5 ps
- Operating Range 3.3 V ±10%
- Industrial Temperature Range -40°C to +85°C
- These are Pb-Free Devices







## **ON Semiconductor®**

http://onsemi.com



## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.





## Table 1. PIN DESCRIPTION

| Pin    | Symbol           | I/O                    | Description                                                                                                                 |  |
|--------|------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| 1      | S0               | Input                  | LVTTL/LVCMOS frequency select input 0. Internal pullup resistor to V <sub>DD</sub> . See output select table 2 for details. |  |
| 2      | S1               | Input                  | LVTTL/LVCMOS frequency select input 1. Internal pullup resistor to V <sub>DD</sub> . See output select Table 2 for details. |  |
| 12, 16 | V <sub>DD</sub>  | Power Supply           | Positive supply voltage pins are connected to +3.3 V supply voltage.                                                        |  |
| 4      | X1/CLK           | Input                  | Crystal or Clock input. Connect to 25 MHz crystal source or single-ended clock.                                             |  |
| 5      | X2               | Input                  | Crystal input. Connect to a 25 MHz crystal or leave unconnected for clock input.                                            |  |
| 6      | OE               | Input                  | Output enable tri-states output when connected to GND. Internal pullup resistor to $V_{\text{DD}}$ .                        |  |
| 7, 13  | GND              | Power Supply           | Ground 0 V. These pins provide GND return path for the devices.                                                             |  |
| 9      | I <sub>REF</sub> | Output                 | Output current reference pin. Precision resistor (typ. 475 $\Omega)$ is connected to set the outp current.                  |  |
| 11     | CLK1             | HCSL or<br>LVDS Output | Noninverted clock output. (For LVDS levels see Figure 4)                                                                    |  |
| 10     | CLK1             | HCSL or<br>LVDS Output | 1 ( 5 /                                                                                                                     |  |
| 15     | CLK0             | HCSL or<br>LVDS Output | Noninverted clock output. (For LVDS levels see Figure 4)                                                                    |  |
| 14     | CLKO             | HCSL or<br>LVDS Output | Inverted clock output. (For LVDS levels see Figure 4)                                                                       |  |
| 3, 8   | NC               |                        | Do not connect                                                                                                              |  |

# Table 2. OUTPUT FREQUENCY SELECT TABLE WITH 25MHz CRYSTAL

| S1* | S0* | CLK Multiplier | f <sub>CLKout</sub> (MHz) |
|-----|-----|----------------|---------------------------|
| L   | L   | 1x             | 25                        |
| L   | Н   | 4x             | 100                       |
| Н   | L   | 5x             | 125                       |
| Н   | Н   | 8x             | 200                       |

\*Pins S1 and S0 default high when left open.

## **Recommended Crystal Parameters**

| Crystal                      | Fundamental AT-Cut |
|------------------------------|--------------------|
| Frequency                    | 25 MHz             |
| Load Capacitance             | 16–20 pF           |
| Shunt Capacitance, C0        | 7 pF Max           |
| Equivalent Series Resistance | $50 \Omega$ Max    |
| Initial Accuracy at 25 °C    | ±20 ppm            |
| Temperature Stability        | ±30 ppm            |
| Aging                        | ±20 ppm            |

## Table 3. ATTRIBUTES

| Charac                                                 | Value                  |                      |  |
|--------------------------------------------------------|------------------------|----------------------|--|
| ESD Protection                                         | > 2 kV                 |                      |  |
| RPU – OE, S0 and S1 Pull-up F                          | 100 kΩ                 |                      |  |
| Moisture Sensitivity, Indefinite Ti                    | Level 1                |                      |  |
| Flammability Rating                                    | Oxygen Index: 28 to 34 | UL 94 V–0 @ 0.125 in |  |
| Transistor Count                                       | 7623                   |                      |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                        |                      |  |

1. For additional information, see Application Note AND8003/D.

### Table 4. MAXIMUM RATINGS (Note 2)

| Symbol               | Parameter                                | Condition 1        | Condition 2                                                     | Rating                           | Unit         |
|----------------------|------------------------------------------|--------------------|-----------------------------------------------------------------|----------------------------------|--------------|
| $V_{DD}$             | Positive Power Supply                    | GND = 0 V          |                                                                 | 4.6                              | V            |
| VI                   | Input Voltage (V <sub>IN</sub> )         | GND = 0 V          | $\text{GND} \leq \text{V}_{\text{I}} \leq \text{V}_{\text{DD}}$ | –0.5 V to V <sub>DD</sub> +0.5 V | V            |
| T <sub>A</sub>       | Operating Temperature Range              |                    |                                                                 | -40 to +85                       | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                |                    |                                                                 | -65 to +150                      | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-16<br>TSSOP-16                                            | 138<br>108                       | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | (Note 3)           | TSSOP-16                                                        | 33 to 36                         | °C/W         |
| T <sub>sol</sub>     | Wave Solder                              |                    |                                                                 | 265                              | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

2. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and not valid simultaneously. If stress limits are exceeded device functional operation is not implied, damage may occur and reliability may be affected.

3. JEDEC standard multilayer board - 2S2P (2 signal, 2 power).

### Table 5. DC CHARACTERISTICS (V<sub>DD</sub> = 3.3 V $\pm$ 10%, GND = 0 V, T<sub>A</sub> = -40°C to +85°C, Note 4)

| Symbol                    | Characteristic                                            | Min       | Тур | Max                   | Unit |
|---------------------------|-----------------------------------------------------------|-----------|-----|-----------------------|------|
| VDD                       | Power Supply Voltage                                      | 2.97      | 3.3 | 3.63                  | V    |
| I <sub>DD</sub>           | Power Supply Current                                      |           | 120 | 135                   | mA   |
| I <sub>DDOE</sub>         | Power Supply Current when OE is Set Low                   |           |     | 65                    | mA   |
| V <sub>IH</sub>           | Input HIGH Voltage (X/CLK, S0, S1, and OE)                | 2000      |     | V <sub>DD</sub> + 300 | mV   |
| V <sub>IL</sub>           | Input LOW Voltage (X/CLK, S0, S1, and OE)                 | GND – 300 |     | 800                   | mV   |
| V <sub>OH</sub>           | Output HIGH Voltage for HCSL Output (See Figure 5)        | 660       | 700 | 850                   | mV   |
| V <sub>OL</sub>           | Output LOW Voltage for HCSL Output (See Figure 5)         | -150      | 0   | 150                   | mV   |
| V <sub>cross</sub>        | Crossing Voltage Magnitude (Absolute) for HCSL Output     | 250       |     | 550                   | mV   |
| $\Delta V_{\text{cross}}$ | Change in Magnitude of V <sub>cross</sub> for HCSL Output |           |     | 150                   | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

4. Measurement taken with outputs terminated with R<sub>S</sub> = 33.2 Ω, R<sub>L</sub> = 49.9 Ω, with test load capacitance of 2 pF and current biasing resistor set at 475 Ω. See Figure 3.

| Symbol                  | Characteristic                                                                             | Min | Тур         | Max | Unit   |
|-------------------------|--------------------------------------------------------------------------------------------|-----|-------------|-----|--------|
| f <sub>CLKIN</sub>      | Clock/Crystal Input Frequency                                                              |     | 25          |     | MHz    |
| f <sub>CLKOUT</sub>     | Output Clock Frequency                                                                     | 25  |             | 200 | MHz    |
| $\theta_{\text{NOISE}}$ | Phase-Noise Performance f <sub>CLKx</sub> = 200 MHz/100 MHz                                |     |             |     | dBc/Hz |
|                         | @ 100 Hz offset from carrier                                                               |     | -103/-109   |     |        |
|                         | @ 1 kHz offset from carrier                                                                |     | -118/-127.8 |     |        |
|                         | @ 10 kHz offset from carrier                                                               |     | -122/-136.2 |     |        |
|                         | @ 100 kHz offset from carrier                                                              |     | -130/-138.8 |     |        |
|                         | @ 1 MHz offset from carrier                                                                |     | -132/-138.2 |     |        |
|                         | @ 10 MHz offset from carrier                                                               |     | -149/-164   |     |        |
| <b>t</b> JITTER         | Period Jitter Peak-to-Peak (Note 6) f <sub>CLKx</sub> = 200 MHz                            |     | 10          | 20  | ps     |
|                         | Period Jitter RMS (Note 6) $f_{CLKx} = 200 \text{ MHz}$                                    |     | 1.5         | 3   |        |
|                         | Cycle–Cycle RMS Jitter (Note 7) f <sub>CLKx</sub> = 200 MHz                                |     | 2           | 5   |        |
|                         | $\label{eq:cycle-to-Cycle Peak to Peak Jitter (Note 7) \qquad f_{CLKx} = 200 \ \text{MHz}$ |     | 20          | 35  | ps     |
| $t_{JIT(\Phi)}$         | Additive Phase RMS Jitter, Integration Range 12 kHz to 20 MHz                              |     | 0.4         |     | ps     |
| OE                      | Output Enable/Disable Time                                                                 |     | 10          |     | μs     |
| tDUTY_CYCLE             | Output Clock Duty Cycle (Measured at cross point)                                          | 45  | 50          | 55  | %      |
| t <sub>R</sub>          | Output Risetime (Measured from 175 mV to 525 mV, Figure 5)                                 | 175 | 340         | 700 | ps     |
| t <sub>F</sub>          | Output Falltime (Measured from 525 mV to 175 mV, Figure 5)                                 | 175 | 340         | 700 | ps     |
| $\Delta t_R$            | Output Risetime Variation (Single-Ended)                                                   |     |             | 125 | ps     |
| $\Delta t_{F}$          | Output Falltime Variation (Single-Ended)                                                   |     |             | 125 | ps     |
| Stabilization<br>Time   | Stabilization Time From Powerup $V_{DD} = 3.3 V$                                           |     | 3.0         |     | ms     |

| Table 6. AC CHARACTERISTICS ( $V_{DD}$ = 3.3 V ±10%, GND = 0 V, T <sub>A</sub> = -40°C to +85°C; Note 5 | Table 6. | AC CHARACTERISTICS | (V <sub>DD</sub> = 3.3 V ±10% | , GND = 0 V, T <sub>A</sub> = | -40°C to +85°C; Note 5) |
|---------------------------------------------------------------------------------------------------------|----------|--------------------|-------------------------------|-------------------------------|-------------------------|
|---------------------------------------------------------------------------------------------------------|----------|--------------------|-------------------------------|-------------------------------|-------------------------|

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

5. Measurement taken from differential output on single-ended channel terminated with  $R_S = 33.2 \Omega$ ,  $R_L = 49.9 \Omega$ , with test load capacitance of 2 pF and current biasing resistor set at 475  $\Omega$ . See Figure 3.

6. Sampled with 10000 cycles.

7. Sampled with 1000 cycles.

### Table 7. AC ELECTRICAL CHARACTERISTICS - PCI EXPRESS JITTER SPECIFICATIONS,

 $V_{DD} = 3.3 \text{ V} \pm 5\%$ ,  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ 

| Symbol                                      | Characteristic                 | Test Conditions                                                                                       | Min | Тур  | Max | PCle Inductry<br>Spec | Unit |
|---------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------|-----|------|-----|-----------------------|------|
| Phase Jitter<br>P-P<br>(Notes 9<br>and 12)  | TJ<br>PCle Gen1                | <i>f</i> = 100 MHz, 25 MHz Crystal<br>Input<br>Evaluation Band: 0 Hz – Nyquist<br>(clock frequency/2) |     | 6    | 21  | 86                    | ps   |
| Phase Jitter<br>RMS<br>(Notes 9<br>and 12)  | tREFCLK_HF_RMS<br>(PCIe Gen 2) | <i>f</i> = 100 MHz, 25 MHz Crystal<br>Input<br>High Band: 1.5 MHz – Nyquist<br>(clock frequency/2)    |     | 0.6  | 3   | 3.1                   | ps   |
| Phase Jitter<br>RMS<br>(Notes 9<br>and 12)  | tREFCLK_LF_RMS<br>(PCIe Gen 2) | <i>f</i> = 100 MHz, 25 MHz Crystal<br>Input<br>Low Band: 10 kHz – 1.5 MHz                             |     | 0.08 | 0.3 | 3                     | ps   |
| Phase Jitter<br>RMS<br>(Notes 11<br>and 12) | tREFCLK_RMS<br>(PCIe Gen 3)    | <i>f</i> = 100 MHz, 25 MHz Crystal<br>Input<br>Evaluation Band: 0 Hz – Nyquist<br>(clock frequency/2) |     | 0.23 | 0.7 | 0.8                   | ps   |

8. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

9. Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86 ps peak-to-peak for a sample size of 106 clock periods.

10. RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1 ps RMS for tREFCLK\_HF\_RMS (High Band) and 3.0ps RMS for tREFCLK\_LF\_RMS (Low Band).

11. RMS jitter after applying system transfer function for the common clock architecture.

12. This parameter is guaranteed by characterization. Not tested in production

#### HCSL INTERFACE



#### LVDS COMPATIBLE INTERFACE CLK0 ) Z<sub>o</sub> = 50 Ω € 100 Ω 🗲 100 Ω **CLK0** $Z_0 = 50 \Omega$ R<sub>L</sub> = 150 Ω $R_L = 150 \Omega$ LVDS NB3N5573 Receiver CLK1 $Z_0 = 50 \Omega$ Ş **100** Ω **100** Ω CLK2 - $Z_0 = 50 \Omega$ IREF $R_L = 150 \Omega$ R<sub>L</sub> = 150 Ω -----LVDS Device Load $R_{REF}$ = 475 $\Omega$





#### **ORDERING INFORMATION**

| Device        | Package               | Shipping <sup>†</sup> |
|---------------|-----------------------|-----------------------|
| NB3N5573DTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Rail       |
| NB3N5573DTR2G | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## PACKAGE DIMENSIONS

INCHES

MIN MAX

0.047

0.193 0.200

0.026 BSC

0.007 0.011 0.004 0.008

0.004 0.006

0.007 0.012 0.007 0.010

0.252 BSC 0 ° 8

0.002 0.002 0.006 0.020 0.030



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**ON Semiconductor** and **()** are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without a datual performance may vary over time. All operating parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative